#ifndef __GIANFAR_H
#define __GIANFAR_H
#include <linux/kernel.h>
#include <linux/sched.h>
#include <linux/string.h>
#include <linux/errno.h>
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/skbuff.h>
#include <linux/spinlock.h>
#include <linux/mm.h>
#include <linux/mii.h>
#include <linux/phy.h>
#include <asm/io.h>
#include <asm/irq.h>
#include <linux/uaccess.h>
#include <linux/module.h>
#include <linux/crc32.h>
#include <linux/workqueue.h>
#include <linux/ethtool.h>
struct ethtool_flow_spec_container {
struct ethtool_rx_flow_spec fs;
struct list_head list;
};
struct ethtool_rx_list {
struct list_head list;
unsigned int count;
};
#define GMAC_FCB_LEN 8
#define GMAC_TXPAL_LEN 16
#define DEFAULT_PADDING 2
#define RXBUF_ALIGNMENT 64
#define DRV_NAME "gfar-enet"
#define MAX_TX_QS 0x8
#define MAX_RX_QS 0x8
#define MAXGROUPS 0x2
#define DEFAULT_TX_RING_SIZE 256
#define DEFAULT_RX_RING_SIZE 256
#define GFAR_RX_BUFF_ALLOC 16
#define GFAR_RX_MAX_RING_SIZE 256
#define GFAR_TX_MAX_RING_SIZE 256
#define FBTHR_SHIFT 24
#define DEFAULT_RX_LFC_THR 16
#define DEFAULT_LFC_PTVVAL 4
#define GFAR_RXB_TRUESIZE 2048
#define GFAR_SKBFRAG_OVR (RXBUF_ALIGNMENT \
+ SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
#define GFAR_RXB_SIZE rounddown(GFAR_RXB_TRUESIZE - GFAR_SKBFRAG_OVR, 64)
#define GFAR_SKBFRAG_SIZE (GFAR_RXB_SIZE + GFAR_SKBFRAG_OVR)
#define TX_RING_MOD_MASK(size) (size-1)
#define RX_RING_MOD_MASK(size) (size-1)
#define GFAR_JUMBO_FRAME_SIZE 9600
#define DEFAULT_FIFO_TX_THR 0x100
#define DEFAULT_FIFO_TX_STARVE 0x40
#define DEFAULT_FIFO_TX_STARVE_OFF 0x80
#define GFAR_EM_NUM 15
#define GFAR_GBIT_TIME 512
#define GFAR_100_TIME 2560
#define GFAR_10_TIME 25600
#define DEFAULT_TX_COALESCE 1
#define DEFAULT_TXCOUNT 16
#define DEFAULT_TXTIME 21
#define DEFAULT_RXTIME 21
#define DEFAULT_RX_COALESCE 0
#define DEFAULT_RXCOUNT 0
#define MII_TBICON 0x11
#define TBICON_CLK_SELECT 0x0020
#define MACCFG1_SOFT_RESET 0x80000000
#define MACCFG1_RESET_RX_MC 0x00080000
#define MACCFG1_RESET_TX_MC 0x00040000
#define MACCFG1_RESET_RX_FUN 0x00020000
#define MACCFG1_RESET_TX_FUN 0x00010000
#define MACCFG1_LOOPBACK 0x00000100
#define MACCFG1_RX_FLOW 0x00000020
#define MACCFG1_TX_FLOW 0x00000010
#define MACCFG1_SYNCD_RX_EN 0x00000008
#define MACCFG1_RX_EN 0x00000004
#define MACCFG1_SYNCD_TX_EN 0x00000002
#define MACCFG1_TX_EN 0x00000001
#define MACCFG2_INIT_SETTINGS 0x00007205
#define MACCFG2_FULL_DUPLEX 0x00000001
#define MACCFG2_IF 0x00000300
#define MACCFG2_MII 0x00000100
#define MACCFG2_GMII 0x00000200
#define MACCFG2_HUGEFRAME 0x00000020
#define MACCFG2_LENGTHCHECK 0x00000010
#define MACCFG2_MPEN 0x00000008
#define ECNTRL_FIFM 0x00008000
#define ECNTRL_INIT_SETTINGS 0x00001000
#define ECNTRL_TBI_MODE 0x00000020
#define ECNTRL_REDUCED_MODE 0x00000010
#define ECNTRL_R100 0x00000008
#define ECNTRL_REDUCED_MII_MODE 0x00000004
#define ECNTRL_SGMII_MODE 0x00000002
#define MINFLR_INIT_SETTINGS 0x00000040
#define TQUEUE_EN0 0x00008000
#define TQUEUE_EN1 0x00004000
#define TQUEUE_EN2 0x00002000
#define TQUEUE_EN3 0x00001000
#define TQUEUE_EN4 0x00000800
#define TQUEUE_EN5 0x00000400
#define TQUEUE_EN6 0x00000200
#define TQUEUE_EN7 0x00000100
#define TQUEUE_EN_ALL 0x0000FF00
#define TR03WT_WT0_MASK 0xFF000000
#define TR03WT_WT1_MASK 0x00FF0000
#define TR03WT_WT2_MASK 0x0000FF00
#define TR03WT_WT3_MASK 0x000000FF
#define TR47WT_WT4_MASK 0xFF000000
#define TR47WT_WT5_MASK 0x00FF0000
#define TR47WT_WT6_MASK 0x0000FF00
#define TR47WT_WT7_MASK 0x000000FF
#define RQUEUE_EX0 0x00800000
#define RQUEUE_EX1 0x00400000
#define RQUEUE_EX2 0x00200000
#define RQUEUE_EX3 0x00100000
#define RQUEUE_EX4 0x00080000
#define RQUEUE_EX5 0x00040000
#define RQUEUE_EX6 0x00020000
#define RQUEUE_EX7 0x00010000
#define RQUEUE_EX_ALL 0x00FF0000
#define RQUEUE_EN0 0x00000080
#define RQUEUE_EN1 0x00000040
#define RQUEUE_EN2 0x00000020
#define RQUEUE_EN3 0x00000010
#define RQUEUE_EN4 0x00000008
#define RQUEUE_EN5 0x00000004
#define RQUEUE_EN6 0x00000002
#define RQUEUE_EN7 0x00000001
#define RQUEUE_EN_ALL 0x000000FF
#define DMACTRL_INIT_SETTINGS 0x000000c3
#define DMACTRL_GRS 0x00000010
#define DMACTRL_GTS 0x00000008
#define TSTAT_CLEAR_THALT_ALL 0xFF000000
#define TSTAT_CLEAR_THALT 0x80000000
#define TSTAT_CLEAR_THALT0 0x80000000
#define TSTAT_CLEAR_THALT1 0x40000000
#define TSTAT_CLEAR_THALT2 0x20000000
#define TSTAT_CLEAR_THALT3 0x10000000
#define TSTAT_CLEAR_THALT4 0x08000000
#define TSTAT_CLEAR_THALT5 0x04000000
#define TSTAT_CLEAR_THALT6 0x02000000
#define TSTAT_CLEAR_THALT7 0x01000000
#define IC_ICEN 0x80000000
#define IC_ICFT_MASK 0x1fe00000
#define IC_ICFT_SHIFT 21
#define mk_ic_icft(x) \
(((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
#define IC_ICTT_MASK 0x0000ffff
#define mk_ic_ictt(x) (x&IC_ICTT_MASK)
#define mk_ic_value(count, time) (IC_ICEN | \
mk_ic_icft(count) | \
mk_ic_ictt(time))
#define get_icft_value(ic) (((unsigned long)ic & IC_ICFT_MASK) >> \
IC_ICFT_SHIFT)
#define get_ictt_value(ic) ((unsigned long)ic & IC_ICTT_MASK)
#define DEFAULT_TXIC mk_ic_value(DEFAULT_TXCOUNT, DEFAULT_TXTIME)
#define DEFAULT_RXIC mk_ic_value(DEFAULT_RXCOUNT, DEFAULT_RXTIME)
#define RCTRL_TS_ENABLE 0x01000000
#define RCTRL_PAL_MASK 0x001f0000
#define RCTRL_LFC 0x00004000
#define RCTRL_VLEX 0x00002000
#define RCTRL_FILREN 0x00001000
#define RCTRL_GHTX 0x00000400
#define RCTRL_IPCSEN 0x00000200
#define RCTRL_TUCSEN 0x00000100
#define RCTRL_PRSDEP_MASK 0x000000c0
#define RCTRL_PRSDEP_INIT 0x000000c0
#define RCTRL_PRSFM 0x00000020
#define RCTRL_PROM 0x00000008
#define RCTRL_EMEN 0x00000002
#define RCTRL_REQ_PARSER (RCTRL_VLEX | RCTRL_IPCSEN | \
RCTRL_TUCSEN | RCTRL_FILREN)
#define RCTRL_CHECKSUMMING (RCTRL_IPCSEN | RCTRL_TUCSEN | \
RCTRL_PRSDEP_INIT)
#define RCTRL_EXTHASH (RCTRL_GHTX)
#define RCTRL_VLAN (RCTRL_PRSDEP_INIT)
#define RCTRL_PADDING(x) ((x << 16) & RCTRL_PAL_MASK)
#define RSTAT_CLEAR_RHALT 0x00800000
#define RSTAT_CLEAR_RXF0 0x00000080
#define RSTAT_RXF_MASK 0x000000ff
#define TCTRL_IPCSEN 0x00004000
#define TCTRL_TUCSEN 0x00002000
#define TCTRL_VLINS 0x00001000
#define TCTRL_THDF 0x00000800
#define TCTRL_RFCPAUSE 0x00000010
#define TCTRL_TFCPAUSE 0x00000008
#define TCTRL_TXSCHED_MASK 0x00000006
#define TCTRL_TXSCHED_INIT 0x00000000
#define TCTRL_TXSCHED_PRIO 0x00000002
#define TCTRL_TXSCHED_WRRS 0x00000004
#define DEFAULT_WRRS_WEIGHT 0x18181818
#define TCTRL_INIT_CSUM (TCTRL_TUCSEN | TCTRL_IPCSEN)
#define IEVENT_INIT_CLEAR 0xffffffff
#define IEVENT_BABR 0x80000000
#define IEVENT_RXC 0x40000000
#define IEVENT_BSY 0x20000000
#define IEVENT_EBERR 0x10000000
#define IEVENT_MSRO 0x04000000
#define IEVENT_GTSC 0x02000000
#define IEVENT_BABT 0x01000000
#define IEVENT_TXC 0x00800000
#define IEVENT_TXE 0x00400000
#define IEVENT_TXB 0x00200000
#define IEVENT_TXF 0x00100000
#define IEVENT_LC 0x00040000
#define IEVENT_CRL 0x00020000
#define IEVENT_XFUN 0x00010000
#define IEVENT_RXB0 0x00008000
#define IEVENT_MAG 0x00000800
#define IEVENT_GRSC 0x00000100
#define IEVENT_RXF0 0x00000080
#define IEVENT_FGPI 0x00000010
#define IEVENT_FIR 0x00000008
#define IEVENT_FIQ 0x00000004
#define IEVENT_DPE 0x00000002
#define IEVENT_PERR 0x00000001
#define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0 | IEVENT_BSY)
#define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
#define IEVENT_RTX_MASK (IEVENT_RX_MASK | IEVENT_TX_MASK)
#define IEVENT_ERR_MASK \
(IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
| IEVENT_CRL | IEVENT_XFUN | IEVENT_DPE | IEVENT_PERR \
| IEVENT_MAG | IEVENT_BABR)
#define IMASK_INIT_CLEAR 0x00000000
#define IMASK_BABR 0x80000000
#define IMASK_RXC 0x40000000
#define IMASK_BSY 0x20000000
#define IMASK_EBERR 0x10000000
#define IMASK_MSRO 0x04000000
#define IMASK_GTSC 0x02000000
#define IMASK_BABT 0x01000000
#define IMASK_TXC 0x00800000
#define IMASK_TXEEN 0x00400000
#define IMASK_TXBEN 0x00200000
#define IMASK_TXFEN 0x00100000
#define IMASK_LC 0x00040000
#define IMASK_CRL 0x00020000
#define IMASK_XFUN 0x00010000
#define IMASK_RXB0 0x00008000
#define IMASK_MAG 0x00000800
#define IMASK_GRSC 0x00000100
#define IMASK_RXFEN0 0x00000080
#define IMASK_FGPI 0x00000010
#define IMASK_FIR 0x00000008
#define IMASK_FIQ 0x00000004
#define IMASK_DPE 0x00000002
#define IMASK_PERR 0x00000001
#define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
IMASK_XFUN | IMASK_RXC | IMASK_BABT | IMASK_DPE \
| IMASK_PERR)
#define IMASK_RX_DEFAULT (IMASK_RXFEN0 | IMASK_BSY)
#define IMASK_TX_DEFAULT (IMASK_TXFEN | IMASK_TXBEN)
#define IMASK_RX_DISABLED ((~(IMASK_RX_DEFAULT)) & IMASK_DEFAULT)
#define IMASK_TX_DISABLED ((~(IMASK_TX_DEFAULT)) & IMASK_DEFAULT)
#define ATTR_BDSTASH 0x00000800
#define ATTR_BUFSTASH 0x00004000
#define ATTR_SNOOPING 0x000000c0
#define ATTR_INIT_SETTINGS ATTR_SNOOPING
#define ATTRELI_INIT_SETTINGS 0x0
#define ATTRELI_EL_MASK 0x3fff0000
#define ATTRELI_EL(x) (x << 16)
#define ATTRELI_EI_MASK 0x00003fff
#define ATTRELI_EI(x) (x)
#define BD_LFLAG(flags) ((flags) << 16)
#define BD_LENGTH_MASK 0x0000ffff
#define FPR_FILER_MASK 0xFFFFFFFF
#define MAX_FILER_IDX 0xFF
#define DEFAULT_8RXQ_RIR0 0x05397700
#define DEFAULT_2RXQ_RIR0 0x04104100
#define RQFCR_GPI 0x80000000
#define RQFCR_HASHTBL_Q 0x00000000
#define RQFCR_HASHTBL_0 0x00020000
#define RQFCR_HASHTBL_1 0x00040000
#define RQFCR_HASHTBL_2 0x00060000
#define RQFCR_HASHTBL_3 0x00080000
#define RQFCR_HASH 0x00010000
#define RQFCR_QUEUE 0x0000FC00
#define RQFCR_CLE 0x00000200
#define RQFCR_RJE 0x00000100
#define RQFCR_AND 0x00000080
#define RQFCR_CMP_EXACT 0x00000000
#define RQFCR_CMP_MATCH 0x00000020
#define RQFCR_CMP_NOEXACT 0x00000040
#define RQFCR_CMP_NOMATCH 0x00000060
#define RQFCR_PID_MASK 0x00000000
#define RQFCR_PID_PARSE 0x00000001
#define RQFCR_PID_ARB 0x00000002
#define RQFCR_PID_DAH 0x00000003
#define RQFCR_PID_DAL 0x00000004
#define RQFCR_PID_SAH 0x00000005
#define RQFCR_PID_SAL 0x00000006
#define RQFCR_PID_ETY 0x00000007
#define RQFCR_PID_VID 0x00000008
#define RQFCR_PID_PRI 0x00000009
#define RQFCR_PID_TOS 0x0000000A
#define RQFCR_PID_L4P 0x0000000B
#define RQFCR_PID_DIA 0x0000000C
#define RQFCR_PID_SIA 0x0000000D
#define RQFCR_PID_DPT 0x0000000E
#define RQFCR_PID_SPT 0x0000000F
#define RQFPR_HDR_GE_512 0x00200000
#define RQFPR_LERR 0x00100000
#define RQFPR_RAR 0x00080000
#define RQFPR_RARQ 0x00040000
#define RQFPR_AR 0x00020000
#define RQFPR_ARQ 0x00010000
#define RQFPR_EBC 0x00008000
#define RQFPR_VLN 0x00004000
#define RQFPR_CFI 0x00002000
#define RQFPR_JUM 0x00001000
#define RQFPR_IPF 0x00000800
#define RQFPR_FIF 0x00000400
#define RQFPR_IPV4 0x00000200
#define RQFPR_IPV6 0x00000100
#define RQFPR_ICC 0x00000080
#define RQFPR_ICV 0x00000040
#define RQFPR_TCP 0x00000020
#define RQFPR_UDP 0x00000010
#define RQFPR_TUC 0x00000008
#define RQFPR_TUV 0x00000004
#define RQFPR_PER 0x00000002
#define RQFPR_EER 0x00000001
#define CAR1_C164 0x80000000
#define CAR1_C1127 0x40000000
#define CAR1_C1255 0x20000000
#define CAR1_C1511 0x10000000
#define CAR1_C11K 0x08000000
#define CAR1_C1MAX 0x04000000
#define CAR1_C1MGV 0x02000000
#define CAR1_C1REJ 0x00020000
#define CAR1_C1RBY 0x00010000
#define CAR1_C1RPK 0x00008000
#define CAR1_C1RFC 0x00004000
#define CAR1_C1RMC 0x00002000
#define CAR1_C1RBC 0x00001000
#define CAR1_C1RXC 0x00000800
#define CAR1_C1RXP 0x00000400
#define CAR1_C1RXU 0x00000200
#define CAR1_C1RAL 0x00000100
#define CAR1_C1RFL 0x00000080
#define CAR1_C1RCD 0x00000040
#define CAR1_C1RCS 0x00000020
#define CAR1_C1RUN 0x00000010
#define CAR1_C1ROV 0x00000008
#define CAR1_C1RFR 0x00000004
#define CAR1_C1RJB 0x00000002
#define CAR1_C1RDR 0x00000001
#define CAM1_M164 0x80000000
#define CAM1_M1127 0x40000000
#define CAM1_M1255 0x20000000
#define CAM1_M1511 0x10000000
#define CAM1_M11K 0x08000000
#define CAM1_M1MAX 0x04000000
#define CAM1_M1MGV 0x02000000
#define CAM1_M1REJ 0x00020000
#define CAM1_M1RBY 0x00010000
#define CAM1_M1RPK 0x00008000
#define CAM1_M1RFC 0x00004000
#define CAM1_M1RMC 0x00002000
#define CAM1_M1RBC 0x00001000
#define CAM1_M1RXC 0x00000800
#define CAM1_M1RXP 0x00000400
#define CAM1_M1RXU 0x00000200
#define CAM1_M1RAL 0x00000100
#define CAM1_M1RFL 0x00000080
#define CAM1_M1RCD 0x00000040
#define CAM1_M1RCS 0x00000020
#define CAM1_M1RUN 0x00000010
#define CAM1_M1ROV 0x00000008
#define CAM1_M1RFR 0x00000004
#define CAM1_M1RJB 0x00000002
#define CAM1_M1RDR 0x00000001
#define TXBD_READY 0x8000
#define TXBD_PADCRC 0x4000
#define TXBD_WRAP 0x2000
#define TXBD_INTERRUPT 0x1000
#define TXBD_LAST 0x0800
#define TXBD_CRC 0x0400
#define TXBD_DEF 0x0200
#define TXBD_HUGEFRAME 0x0080
#define TXBD_LATECOLLISION 0x0080
#define TXBD_RETRYLIMIT 0x0040
#define TXBD_RETRYCOUNTMASK 0x003c
#define TXBD_UNDERRUN 0x0002
#define TXBD_TOE 0x0002
#define TXFCB_VLN 0x80
#define TXFCB_IP 0x40
#define TXFCB_IP6 0x20
#define TXFCB_TUP 0x10
#define TXFCB_UDP 0x08
#define TXFCB_CIP 0x04
#define TXFCB_CTU 0x02
#define TXFCB_NPH 0x01
#define TXFCB_DEFAULT (TXFCB_IP|TXFCB_TUP|TXFCB_CTU|TXFCB_NPH)
#define RXBD_EMPTY 0x8000
#define RXBD_RO1 0x4000
#define RXBD_WRAP 0x2000
#define RXBD_INTERRUPT 0x1000
#define RXBD_LAST 0x0800
#define RXBD_FIRST 0x0400
#define RXBD_MISS 0x0100
#define RXBD_BROADCAST 0x0080
#define RXBD_MULTICAST 0x0040
#define RXBD_LARGE 0x0020
#define RXBD_NONOCTET 0x0010
#define RXBD_SHORT 0x0008
#define RXBD_CRCERR 0x0004
#define RXBD_OVERRUN 0x0002
#define RXBD_TRUNCATED 0x0001
#define RXBD_STATS 0x01ff
#define RXBD_ERR (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET \
| RXBD_CRCERR | RXBD_OVERRUN \
| RXBD_TRUNCATED)
#define RXFCB_VLN 0x8000
#define RXFCB_IP 0x4000
#define RXFCB_IP6 0x2000
#define RXFCB_TUP 0x1000
#define RXFCB_CIP 0x0800
#define RXFCB_CTU 0x0400
#define RXFCB_EIP 0x0200
#define RXFCB_ETU 0x0100
#define RXFCB_CSUM_MASK 0x0f00
#define RXFCB_PERR_MASK 0x000c
#define RXFCB_PERR_BADL3 0x0008
#define GFAR_INT_NAME_MAX (IFNAMSIZ + 6) /* '_g#_xx' */
#define GFAR_WOL_MAGIC 0x00000001
#define GFAR_WOL_FILER_UCAST 0x00000002
struct txbd8
{
union {
struct {
__be16 status;
__be16 length;
};
__be32 lstatus;
};
__be32 bufPtr;
};
struct txfcb {
u8 flags;
u8 ptp;
u8 l4os;
u8 l3os;
__be16 phcs;
__be16 vlctl;
};
struct rxbd8
{
union {
struct {
__be16 status;
__be16 length;
};
__be32 lstatus;
};
__be32 bufPtr;
};
struct rxfcb {
__be16 flags;
u8 rq;
u8 pro;
u16 reserved;
__be16 vlctl;
};
struct gianfar_skb_cb {
unsigned int bytes_sent;
};
#define GFAR_CB(skb) ((struct gianfar_skb_cb *)((skb)->cb))
struct rmon_mib
{
u32 tr64;
u32 tr127;
u32 tr255;
u32 tr511;
u32 tr1k;
u32 trmax;
u32 trmgv;
u32 rbyt;
u32 rpkt;
u32 rfcs;
u32 rmca;
u32 rbca;
u32 rxcf;
u32 rxpf;
u32 rxuo;
u32 raln;
u32 rflr;
u32 rcde;
u32 rcse;
u32 rund;
u32 rovr;
u32 rfrg;
u32 rjbr;
u32 rdrp;
u32 tbyt;
u32 tpkt;
u32 tmca;
u32 tbca;
u32 txpf;
u32 tdfr;
u32 tedf;
u32 tscl;
u32 tmcl;
u32 tlcl;
u32 txcl;
u32 tncl;
u8 res1[4];
u32 tdrp;
u32 tjbr;
u32 tfcs;
u32 txcf;
u32 tovr;
u32 tund;
u32 tfrg;
u32 car1;
u32 car2;
u32 cam1;
u32 cam2;
};
struct rmon_overflow {
spinlock_t lock;
u32 imask;
u64 rdrp;
};
struct gfar_extra_stats {
atomic64_t rx_alloc_err;
atomic64_t rx_large;
atomic64_t rx_short;
atomic64_t rx_nonoctet;
atomic64_t rx_crcerr;
atomic64_t rx_overrun;
atomic64_t rx_bsy;
atomic64_t rx_babr;
atomic64_t rx_trunc;
atomic64_t eberr;
atomic64_t tx_babt;
atomic64_t tx_underrun;
atomic64_t tx_timeout;
};
#define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
#define GFAR_EXTRA_STATS_LEN \
(sizeof(struct gfar_extra_stats)/sizeof(atomic64_t))
#define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
struct gfar {
u32 tsec_id;
u32 tsec_id2;
u8 res1[8];
u32 ievent;
u32 imask;
u32 edis;
u32 emapg;
u32 ecntrl;
u32 minflr;
u32 ptv;
u32 dmactrl;
u32 tbipa;
u8 res2[28];
u32 fifo_rx_pause;
u32 fifo_rx_pause_shutoff;
u32 fifo_rx_alarm;
u32 fifo_rx_alarm_shutoff;
u8 res3[44];
u32 fifo_tx_thr;
u8 res4[8];
u32 fifo_tx_starve;
u32 fifo_tx_starve_shutoff;
u8 res5[96];
u32 tctrl;
u32 tstat;
u32 dfvlan;
u32 tbdlen;
u32 txic;
u32 tqueue;
u8 res7[40];
u32 tr03wt;
u32 tr47wt;
u8 res8[52];
u32 tbdbph;
u8 res9a[4];
u32 tbptr0;
u8 res9b[4];
u32 tbptr1;
u8 res9c[4];
u32 tbptr2;
u8 res9d[4];
u32 tbptr3;
u8 res9e[4];
u32 tbptr4;
u8 res9f[4];
u32 tbptr5;
u8 res9g[4];
u32 tbptr6;
u8 res9h[4];
u32 tbptr7;
u8 res9[64];
u32 tbaseh;
u32 tbase0;
u8 res10a[4];
u32 tbase1;
u8 res10b[4];
u32 tbase2;
u8 res10c[4];
u32 tbase3;
u8 res10d[4];
u32 tbase4;
u8 res10e[4];
u32 tbase5;
u8 res10f[4];
u32 tbase6;
u8 res10g[4];
u32 tbase7;
u8 res10[192];
u32 rctrl;
u32 rstat;
u8 res12[8];
u32 rxic;
u32 rqueue;
u32 rir0;
u32 rir1;
u32 rir2;
u32 rir3;
u8 res13[8];
u32 rbifx;
u32 rqfar;
u32 rqfcr;
u32 rqfpr;
u32 mrblr;
u8 res14[56];
u32 rbdbph;
u8 res15a[4];
u32 rbptr0;
u8 res15b[4];
u32 rbptr1;
u8 res15c[4];
u32 rbptr2;
u8 res15d[4];
u32 rbptr3;
u8 res15e[4];
u32 rbptr4;
u8 res15f[4];
u32 rbptr5;
u8 res15g[4];
u32 rbptr6;
u8 res15h[4];
u32 rbptr7;
u8 res16[64];
u32 rbaseh;
u32 rbase0;
u8 res17a[4];
u32 rbase1;
u8 res17b[4];
u32 rbase2;
u8 res17c[4];
u32 rbase3;
u8 res17d[4];
u32 rbase4;
u8 res17e[4];
u32 rbase5;
u8 res17f[4];
u32 rbase6;
u8 res17g[4];
u32 rbase7;
u8 res17[192];
u32 maccfg1;
u32 maccfg2;
u32 ipgifg;
u32 hafdup;
u32 maxfrm;
u8 res18[12];
u8 gfar_mii_regs[24];
u32 ifctrl;
u32 ifstat;
u32 macstnaddr1;
u32 macstnaddr2;
u32 mac01addr1;
u32 mac01addr2;
u32 mac02addr1;
u32 mac02addr2;
u32 mac03addr1;
u32 mac03addr2;
u32 mac04addr1;
u32 mac04addr2;
u32 mac05addr1;
u32 mac05addr2;
u32 mac06addr1;
u32 mac06addr2;
u32 mac07addr1;
u32 mac07addr2;
u32 mac08addr1;
u32 mac08addr2;
u32 mac09addr1;
u32 mac09addr2;
u32 mac10addr1;
u32 mac10addr2;
u32 mac11addr1;
u32 mac11addr2;
u32 mac12addr1;
u32 mac12addr2;
u32 mac13addr1;
u32 mac13addr2;
u32 mac14addr1;
u32 mac14addr2;
u32 mac15addr1;
u32 mac15addr2;
u8 res20[192];
struct rmon_mib rmon;
u32 rrej;
u8 res21[188];
u32 igaddr0;
u32 igaddr1;
u32 igaddr2;
u32 igaddr3;
u32 igaddr4;
u32 igaddr5;
u32 igaddr6;
u32 igaddr7;
u8 res22[96];
u32 gaddr0;
u32 gaddr1;
u32 gaddr2;
u32 gaddr3;
u32 gaddr4;
u32 gaddr5;
u32 gaddr6;
u32 gaddr7;
u8 res23a[352];
u32 fifocfg;
u8 res23b[252];
u8 res23c[248];
u32 attr;
u32 attreli;
u32 rqprm0;
u32 rqprm1;
u32 rqprm2;
u32 rqprm3;
u32 rqprm4;
u32 rqprm5;
u32 rqprm6;
u32 rqprm7;
u8 res24[36];
u32 rfbptr0;
u8 res24a[4];
u32 rfbptr1;
u8 res24b[4];
u32 rfbptr2;
u8 res24c[4];
u32 rfbptr3;
u8 res24d[4];
u32 rfbptr4;
u8 res24e[4];
u32 rfbptr5;
u8 res24f[4];
u32 rfbptr6;
u8 res24g[4];
u32 rfbptr7;
u8 res24h[4];
u8 res24x[556];
u32 isrg0;
u32 isrg1;
u32 isrg2;
u32 isrg3;
u8 res25[16];
u32 rxic0;
u32 rxic1;
u32 rxic2;
u32 rxic3;
u32 rxic4;
u32 rxic5;
u32 rxic6;
u32 rxic7;
u8 res26[32];
u32 txic0;
u32 txic1;
u32 txic2;
u32 txic3;
u32 txic4;
u32 txic5;
u32 txic6;
u32 txic7;
u8 res27[208];
};
#define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001
#define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002
#define FSL_GIANFAR_DEV_HAS_RMON 0x00000004
#define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008
#define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010
#define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020
#define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040
#define FSL_GIANFAR_DEV_HAS_MAGIC_PACKET 0x00000100
#define FSL_GIANFAR_DEV_HAS_BD_STASHING 0x00000200
#define FSL_GIANFAR_DEV_HAS_BUF_STASHING 0x00000400
#define FSL_GIANFAR_DEV_HAS_TIMER 0x00000800
#define FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER 0x00001000
#define FSL_GIANFAR_DEV_HAS_RX_FILER 0x00002000
#if (MAXGROUPS == 2)
#define DEFAULT_MAPPING 0xAA
#else
#define DEFAULT_MAPPING 0xFF
#endif
#define ISRG_RR0 0x80000000
#define ISRG_TR0 0x00800000
enum {
SQ_SG_MODE = 0,
MQ_MG_MODE
};
struct tx_q_stats {
u64 tx_packets;
u64 tx_bytes;
};
struct gfar_priv_tx_q {
spinlock_t txlock __attribute__ ((aligned (SMP_CACHE_BYTES)));
struct txbd8 *tx_bd_base;
struct txbd8 *cur_tx;
unsigned int num_txbdfree;
unsigned short skb_curtx;
unsigned short tx_ring_size;
struct tx_q_stats stats;
struct gfar_priv_grp *grp;
struct net_device *dev;
struct sk_buff **tx_skbuff;
struct txbd8 *dirty_tx;
unsigned short skb_dirtytx;
unsigned short qindex;
unsigned int txcoalescing;
unsigned long txic;
dma_addr_t tx_bd_dma_base;
};
struct rx_q_stats {
u64 rx_packets;
u64 rx_bytes;
u64 rx_dropped;
};
struct gfar_rx_buff {
dma_addr_t dma;
struct page *page;
unsigned int page_offset;
};
struct gfar_priv_rx_q {
struct gfar_rx_buff *rx_buff __aligned(SMP_CACHE_BYTES);
struct rxbd8 *rx_bd_base;
struct net_device *ndev;
struct device *dev;
u16 rx_ring_size;
u16 qindex;
struct gfar_priv_grp *grp;
u16 next_to_clean;
u16 next_to_use;
u16 next_to_alloc;
struct sk_buff *skb;
struct rx_q_stats stats;
u32 __iomem *rfbptr;
unsigned char rxcoalescing;
unsigned long rxic;
dma_addr_t rx_bd_dma_base;
};
enum gfar_irqinfo_id {
GFAR_TX = 0,
GFAR_RX = 1,
GFAR_ER = 2,
GFAR_NUM_IRQS = 3
};
struct gfar_irqinfo {
unsigned int irq;
char name[GFAR_INT_NAME_MAX];
};
struct gfar_priv_grp {
spinlock_t grplock __aligned(SMP_CACHE_BYTES);
struct napi_struct napi_rx;
struct napi_struct napi_tx;
struct gfar __iomem *regs;
struct gfar_priv_tx_q *tx_queue;
struct gfar_priv_rx_q *rx_queue;
unsigned int tstat;
unsigned int rstat;
struct gfar_private *priv;
unsigned long num_tx_queues;
unsigned long tx_bit_map;
unsigned long num_rx_queues;
unsigned long rx_bit_map;
struct gfar_irqinfo *irqinfo[GFAR_NUM_IRQS];
};
#define gfar_irq(grp, ID) \
((grp)->irqinfo[GFAR_##ID])
enum gfar_errata {
GFAR_ERRATA_74 = 0x01,
GFAR_ERRATA_76 = 0x02,
GFAR_ERRATA_A002 = 0x04,
GFAR_ERRATA_12 = 0x08,
};
enum gfar_dev_state {
GFAR_DOWN = 1,
GFAR_RESETTING
};
struct gfar_private {
struct device *dev;
struct net_device *ndev;
enum gfar_errata errata;
u16 uses_rxfcb;
u16 padding;
u32 device_flags;
int hwts_rx_en;
int hwts_tx_en;
struct gfar_priv_tx_q *tx_queue[MAX_TX_QS];
struct gfar_priv_rx_q *rx_queue[MAX_RX_QS];
struct gfar_priv_grp gfargrp[MAXGROUPS];
unsigned long state;
unsigned short mode;
unsigned int num_tx_queues;
unsigned int num_rx_queues;
unsigned int num_grps;
int tx_actual_en;
struct gfar_extra_stats extra_stats;
struct rmon_overflow rmon_overflow;
phy_interface_t interface;
struct device_node *phy_node;
struct device_node *tbi_node;
struct mii_bus *mii_bus;
int oldspeed;
int oldduplex;
int oldlink;
uint32_t msg_enable;
struct work_struct reset_task;
struct platform_device *ofdev;
unsigned char
extended_hash:1,
bd_stash_en:1,
rx_filer_enable:1,
prio_sched_en:1,
pause_aneg_en:1,
tx_pause_en:1,
rx_pause_en:1;
unsigned int total_tx_ring_size;
unsigned int total_rx_ring_size;
u32 rqueue;
u32 tqueue;
unsigned int rx_stash_size;
unsigned int rx_stash_index;
u32 cur_filer_idx;
struct ethtool_rx_list rx_list;
struct mutex rx_queue_access;
u32 __iomem *hash_regs[16];
int hash_width;
u16 wol_opts;
u16 wol_supported;
unsigned int ftp_rqfpr[MAX_FILER_IDX + 1];
unsigned int ftp_rqfcr[MAX_FILER_IDX + 1];
};
static inline int gfar_has_errata(struct gfar_private *priv,
enum gfar_errata err)
{
return priv->errata & err;
}
static inline u32 gfar_read(unsigned __iomem *addr)
{
u32 val;
val = ioread32be(addr);
return val;
}
static inline void gfar_write(unsigned __iomem *addr, u32 val)
{
iowrite32be(val, addr);
}
static inline void gfar_write_filer(struct gfar_private *priv,
unsigned int far, unsigned int fcr, unsigned int fpr)
{
struct gfar __iomem *regs = priv->gfargrp[0].regs;
gfar_write(®s->rqfar, far);
gfar_write(®s->rqfcr, fcr);
gfar_write(®s->rqfpr, fpr);
}
static inline void gfar_read_filer(struct gfar_private *priv,
unsigned int far, unsigned int *fcr, unsigned int *fpr)
{
struct gfar __iomem *regs = priv->gfargrp[0].regs;
gfar_write(®s->rqfar, far);
*fcr = gfar_read(®s->rqfcr);
*fpr = gfar_read(®s->rqfpr);
}
static inline void gfar_write_isrg(struct gfar_private *priv)
{
struct gfar __iomem *regs = priv->gfargrp[0].regs;
u32 __iomem *baddr = ®s->isrg0;
u32 isrg = 0;
int grp_idx, i;
for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
struct gfar_priv_grp *grp = &priv->gfargrp[grp_idx];
for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
isrg |= (ISRG_RR0 >> i);
}
for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
isrg |= (ISRG_TR0 >> i);
}
gfar_write(baddr, isrg);
baddr++;
isrg = 0;
}
}
static inline int gfar_is_dma_stopped(struct gfar_private *priv)
{
struct gfar __iomem *regs = priv->gfargrp[0].regs;
return ((gfar_read(®s->ievent) & (IEVENT_GRSC | IEVENT_GTSC)) ==
(IEVENT_GRSC | IEVENT_GTSC));
}
static inline int gfar_is_rx_dma_stopped(struct gfar_private *priv)
{
struct gfar __iomem *regs = priv->gfargrp[0].regs;
return gfar_read(®s->ievent) & IEVENT_GRSC;
}
static inline void gfar_wmb(void)
{
#if defined(CONFIG_PPC)
eieio();
#else
wmb();
#endif
}
static inline void gfar_clear_txbd_status(struct txbd8 *bdp)
{
u32 lstatus = be32_to_cpu(bdp->lstatus);
lstatus &= BD_LFLAG(TXBD_WRAP);
bdp->lstatus = cpu_to_be32(lstatus);
}
static inline int gfar_rxbd_unused(struct gfar_priv_rx_q *rxq)
{
if (rxq->next_to_clean > rxq->next_to_use)
return rxq->next_to_clean - rxq->next_to_use - 1;
return rxq->rx_ring_size + rxq->next_to_clean - rxq->next_to_use - 1;
}
static inline u32 gfar_rxbd_dma_lastfree(struct gfar_priv_rx_q *rxq)
{
struct rxbd8 *bdp;
u32 bdp_dma;
int i;
i = rxq->next_to_use ? rxq->next_to_use - 1 : rxq->rx_ring_size - 1;
bdp = &rxq->rx_bd_base[i];
bdp_dma = lower_32_bits(rxq->rx_bd_dma_base);
bdp_dma += (uintptr_t)bdp - (uintptr_t)rxq->rx_bd_base;
return bdp_dma;
}
int startup_gfar(struct net_device *dev);
void stop_gfar(struct net_device *dev);
void gfar_mac_reset(struct gfar_private *priv);
int gfar_set_features(struct net_device *dev, netdev_features_t features);
extern const struct ethtool_ops gfar_ethtool_ops;
#define MAX_FILER_CACHE_IDX (2*(MAX_FILER_IDX))
#define RQFCR_PID_PRI_MASK 0xFFFFFFF8
#define RQFCR_PID_L4P_MASK 0xFFFFFF00
#define RQFCR_PID_VID_MASK 0xFFFFF000
#define RQFCR_PID_PORT_MASK 0xFFFF0000
#define RQFCR_PID_MAC_MASK 0xFF000000
struct gfar_filer_entry {
u32 ctrl;
u32 prop;
};
struct filer_table {
u32 index;
struct gfar_filer_entry fe[MAX_FILER_CACHE_IDX + 20];
};
#endif /* __GIANFAR_H */