#ifndef __SMU13_DRIVER_IF_V13_0_4_H__
#define __SMU13_DRIVER_IF_V13_0_4_H__
#define SMU13_0_4_DRIVER_IF_VERSION 8
typedef struct {
int32_t value;
uint32_t numFractionalBits;
} FloatInIntFormat_t;
typedef enum {
DSPCLK_DCFCLK = 0,
DSPCLK_DISPCLK,
DSPCLK_PIXCLK,
DSPCLK_PHYCLK,
DSPCLK_COUNT,
} DSPCLK_e;
typedef struct {
uint16_t Freq;
uint16_t Vid;
} DisplayClockTable_t;
typedef struct {
uint16_t MinClock;
uint16_t MaxClock;
uint16_t MinMclk;
uint16_t MaxMclk;
uint8_t WmSetting;
uint8_t WmType;
uint8_t Padding[2];
} WatermarkRowGeneric_t;
#define NUM_WM_RANGES 4
#define WM_PSTATE_CHG 0
#define WM_RETRAINING 1
typedef enum {
WM_SOCCLK = 0,
WM_DCFCLK,
WM_COUNT,
} WM_CLOCK_e;
typedef struct {
WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES];
uint32_t MmHubPadding[7];
} Watermarks_t;
typedef enum {
CUSTOM_DPM_SETTING_GFXCLK,
CUSTOM_DPM_SETTING_CCLK,
CUSTOM_DPM_SETTING_FCLK_CCX,
CUSTOM_DPM_SETTING_FCLK_GFX,
CUSTOM_DPM_SETTING_FCLK_STALLS,
CUSTOM_DPM_SETTING_LCLK,
CUSTOM_DPM_SETTING_COUNT,
} CUSTOM_DPM_SETTING_e;
typedef struct {
uint8_t ActiveHystLimit;
uint8_t IdleHystLimit;
uint8_t FPS;
uint8_t MinActiveFreqType;
FloatInIntFormat_t MinActiveFreq;
FloatInIntFormat_t PD_Data_limit;
FloatInIntFormat_t PD_Data_time_constant;
FloatInIntFormat_t PD_Data_error_coeff;
FloatInIntFormat_t PD_Data_error_rate_coeff;
} DpmActivityMonitorCoeffExt_t;
typedef struct {
DpmActivityMonitorCoeffExt_t DpmActivityMonitorCoeff[CUSTOM_DPM_SETTING_COUNT];
} CustomDpmSettings_t;
#define NUM_DCFCLK_DPM_LEVELS 8
#define NUM_DISPCLK_DPM_LEVELS 8
#define NUM_DPPCLK_DPM_LEVELS 8
#define NUM_SOCCLK_DPM_LEVELS 8
#define NUM_VCN_DPM_LEVELS 8
#define NUM_SOC_VOLTAGE_LEVELS 8
#define NUM_DF_PSTATE_LEVELS 4
typedef struct {
uint32_t FClk;
uint32_t MemClk;
uint32_t Voltage;
uint8_t WckRatio;
uint8_t Spare[3];
} DfPstateTable_t;
typedef struct {
uint32_t DcfClocks[NUM_DCFCLK_DPM_LEVELS];
uint32_t DispClocks[NUM_DISPCLK_DPM_LEVELS];
uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
uint32_t SocClocks[NUM_SOCCLK_DPM_LEVELS];
uint32_t VClocks[NUM_VCN_DPM_LEVELS];
uint32_t DClocks[NUM_VCN_DPM_LEVELS];
uint32_t SocVoltage[NUM_SOC_VOLTAGE_LEVELS];
DfPstateTable_t DfPstateTable[NUM_DF_PSTATE_LEVELS];
uint8_t NumDcfClkLevelsEnabled;
uint8_t NumDispClkLevelsEnabled;
uint8_t NumSocClkLevelsEnabled;
uint8_t VcnClkLevelsEnabled;
uint8_t NumDfPstatesEnabled;
uint8_t spare[3];
uint32_t MinGfxClk;
uint32_t MaxGfxClk;
} DpmClocks_t;
#define THROTTLER_STATUS_BIT_SPL 0
#define THROTTLER_STATUS_BIT_FPPT 1
#define THROTTLER_STATUS_BIT_SPPT 2
#define THROTTLER_STATUS_BIT_SPPT_APU 3
#define THROTTLER_STATUS_BIT_THM_CORE 4
#define THROTTLER_STATUS_BIT_THM_GFX 5
#define THROTTLER_STATUS_BIT_THM_SOC 6
#define THROTTLER_STATUS_BIT_TDC_VDD 7
#define THROTTLER_STATUS_BIT_TDC_SOC 8
#define THROTTLER_STATUS_BIT_PROCHOT_CPU 9
#define THROTTLER_STATUS_BIT_PROCHOT_GFX 10
#define THROTTLER_STATUS_BIT_EDC_CPU 11
#define THROTTLER_STATUS_BIT_EDC_GFX 12
typedef struct {
uint16_t GfxclkFrequency;
uint16_t SocclkFrequency;
uint16_t VclkFrequency;
uint16_t DclkFrequency;
uint16_t MemclkFrequency;
uint16_t spare;
uint16_t GfxActivity;
uint16_t UvdActivity;
uint16_t Voltage[2];
uint16_t Current[2];
uint16_t Power[2];
uint16_t CoreFrequency[8];
uint16_t CorePower[8];
uint16_t CoreTemperature[8];
uint16_t L3Frequency;
uint16_t L3Temperature;
uint16_t GfxTemperature;
uint16_t SocTemperature;
uint16_t ThrottlerStatus;
uint16_t CurrentSocketPower;
uint16_t StapmOpnLimit;
uint16_t StapmCurrentLimit;
uint32_t ApuPower;
uint32_t dGpuPower;
uint16_t VddTdcValue;
uint16_t SocTdcValue;
uint16_t VddEdcValue;
uint16_t SocEdcValue;
uint16_t InfrastructureCpuMaxFreq;
uint16_t InfrastructureGfxMaxFreq;
uint16_t SkinTemp;
uint16_t DeviceState;
uint16_t CurTemp;
uint16_t FilterAlphaValue;
uint16_t AverageGfxclkFrequency;
uint16_t AverageFclkFrequency;
uint16_t AverageGfxActivity;
uint16_t AverageSocclkFrequency;
uint16_t AverageVclkFrequency;
uint16_t AverageVcnActivity;
uint16_t AverageDRAMReads;
uint16_t AverageDRAMWrites;
uint16_t AverageSocketPower;
uint16_t AverageCorePower;
uint16_t AverageCoreC0Residency[8];
uint32_t MetricsCounter;
} SmuMetrics_t;
typedef struct {
uint16_t StapmMaxPlatformLimit;
uint16_t StapmMinPlatformLimit;
uint16_t FastPptMaxPlatformLimit;
uint16_t FastPptMinPlatformLimit;
uint16_t SlowPptMaxPlatformLimit;
uint16_t SlowPptMinPlatformLimit;
uint16_t SlowPptApuMaxPlatformLimit;
uint16_t SlowPptApuMinPlatformLimit;
} PmfInfo_t;
typedef enum {
TILE_ISPX = 0,
TILE_ISPM,
TILE_ISPC,
TILE_ISPPRE,
TILE_ISPPOST0,
TILE_ISPPOST1,
TILE_MAX
} TILE_NUM_e;
#define TILE_SEL_ISPX (1<<(TILE_ISPX))
#define TILE_SEL_ISPM (1<<(TILE_ISPM))
#define TILE_SEL_ISPC (1<<(TILE_ISPC))
#define TILE_SEL_ISPPRE (1<<(TILE_ISPPRE))
#define TILE_SEL_ISPPOST0 (1<<(TILE_ISPPOST0))
#define TILE_SEL_ISPPOST1 (1<<(TILE_ISPPOST1))
#define TILE_ISPX_MASK ((1<<0) | (1<<1))
#define TILE_ISPM_MASK ((1<<2) | (1<<3))
#define TILE_ISPC_MASK ((1<<4) | (1<<5))
#define TILE_ISPPRE_MASK ((1<<6) | (1<<7))
#define TILE_ISPPOST0_MASK ((1<<8) | (1<<9))
#define TILE_ISPPOST1_MASK ((1<<10) | (1<<11))
#define WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT 0
#define WORKLOAD_PPLIB_VIDEO_BIT 2
#define WORKLOAD_PPLIB_VR_BIT 3
#define WORKLOAD_PPLIB_COMPUTE_BIT 4
#define WORKLOAD_PPLIB_CUSTOM_BIT 5
#define WORKLOAD_PPLIB_COUNT 6
#define TABLE_BIOS_IF 0 // Called by BIOS
#define TABLE_WATERMARKS 1 // Called by DAL through VBIOS
#define TABLE_CUSTOM_DPM 2 // Called by Driver
#define TABLE_SPARE1 3
#define TABLE_DPMCLOCKS 4 // Called by Driver and VBIOS
#define TABLE_MOMENTARY_PM 5 // Called by Tools
#define TABLE_MODERN_STDBY 6 // Called by Tools for Modern Standby Log
#define TABLE_SMU_METRICS 7 // Called by Driver and PMF
#define TABLE_INFRASTRUCTURE_LIMITS 8 // Called by PMF
#define TABLE_COUNT 9
#endif