#ifndef SMU12_DRIVER_IF_H
#define SMU12_DRIVER_IF_H
#define SMU12_DRIVER_IF_VERSION 14
typedef struct {
int32_t value;
uint32_t numFractionalBits;
} FloatInIntFormat_t;
typedef enum {
DSPCLK_DCFCLK = 0,
DSPCLK_DISPCLK,
DSPCLK_PIXCLK,
DSPCLK_PHYCLK,
DSPCLK_COUNT,
} DSPCLK_e;
typedef struct {
uint16_t Freq;
uint16_t Vid;
} DisplayClockTable_t;
typedef struct {
uint16_t MinClock;
uint16_t MaxClock;
uint16_t MinMclk;
uint16_t MaxMclk;
uint8_t WmSetting;
uint8_t WmType;
uint8_t Padding[2];
} WatermarkRowGeneric_t;
#define NUM_WM_RANGES 4
#define WM_PSTATE_CHG 0
#define WM_RETRAINING 1
typedef enum {
WM_SOCCLK = 0,
WM_DCFCLK,
WM_COUNT,
} WM_CLOCK_e;
typedef struct {
WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES];
uint32_t MmHubPadding[7];
} Watermarks_t;
typedef enum {
CUSTOM_DPM_SETTING_GFXCLK,
CUSTOM_DPM_SETTING_CCLK,
CUSTOM_DPM_SETTING_FCLK_CCX,
CUSTOM_DPM_SETTING_FCLK_GFX,
CUSTOM_DPM_SETTING_FCLK_STALLS,
CUSTOM_DPM_SETTING_LCLK,
CUSTOM_DPM_SETTING_COUNT,
} CUSTOM_DPM_SETTING_e;
typedef struct {
uint8_t ActiveHystLimit;
uint8_t IdleHystLimit;
uint8_t FPS;
uint8_t MinActiveFreqType;
FloatInIntFormat_t MinActiveFreq;
FloatInIntFormat_t PD_Data_limit;
FloatInIntFormat_t PD_Data_time_constant;
FloatInIntFormat_t PD_Data_error_coeff;
FloatInIntFormat_t PD_Data_error_rate_coeff;
} DpmActivityMonitorCoeffExt_t;
typedef struct {
DpmActivityMonitorCoeffExt_t DpmActivityMonitorCoeff[CUSTOM_DPM_SETTING_COUNT];
} CustomDpmSettings_t;
#define NUM_DCFCLK_DPM_LEVELS 8
#define NUM_SOCCLK_DPM_LEVELS 8
#define NUM_FCLK_DPM_LEVELS 4
#define NUM_MEMCLK_DPM_LEVELS 4
#define NUM_VCN_DPM_LEVELS 8
typedef struct {
uint32_t Freq;
uint32_t Vol;
} DpmClock_t;
typedef struct {
DpmClock_t DcfClocks[NUM_DCFCLK_DPM_LEVELS];
DpmClock_t SocClocks[NUM_SOCCLK_DPM_LEVELS];
DpmClock_t FClocks[NUM_FCLK_DPM_LEVELS];
DpmClock_t MemClocks[NUM_MEMCLK_DPM_LEVELS];
DpmClock_t VClocks[NUM_VCN_DPM_LEVELS];
DpmClock_t DClocks[NUM_VCN_DPM_LEVELS];
uint8_t NumDcfClkDpmEnabled;
uint8_t NumSocClkDpmEnabled;
uint8_t NumFClkDpmEnabled;
uint8_t NumMemClkDpmEnabled;
uint8_t NumVClkDpmEnabled;
uint8_t NumDClkDpmEnabled;
uint8_t spare[2];
} DpmClocks_t;
typedef enum {
CLOCK_SMNCLK = 0,
CLOCK_SOCCLK,
CLOCK_MP0CLK,
CLOCK_MP1CLK,
CLOCK_MP2CLK,
CLOCK_VCLK,
CLOCK_LCLK,
CLOCK_DCLK,
CLOCK_ACLK,
CLOCK_ISPCLK,
CLOCK_SHUBCLK,
CLOCK_DISPCLK,
CLOCK_DPPCLK,
CLOCK_DPREFCLK,
CLOCK_DCFCLK,
CLOCK_FCLK,
CLOCK_UMCCLK,
CLOCK_GFXCLK,
CLOCK_COUNT,
} CLOCK_IDs_e;
#define THROTTLER_STATUS_BIT_SPL 0
#define THROTTLER_STATUS_BIT_FPPT 1
#define THROTTLER_STATUS_BIT_SPPT 2
#define THROTTLER_STATUS_BIT_SPPT_APU 3
#define THROTTLER_STATUS_BIT_THM_CORE 4
#define THROTTLER_STATUS_BIT_THM_GFX 5
#define THROTTLER_STATUS_BIT_THM_SOC 6
#define THROTTLER_STATUS_BIT_TDC_VDD 7
#define THROTTLER_STATUS_BIT_TDC_SOC 8
#define THROTTLER_STATUS_BIT_PROCHOT_CPU 9
#define THROTTLER_STATUS_BIT_PROCHOT_GFX 10
#define THROTTLER_STATUS_BIT_EDC_CPU 11
#define THROTTLER_STATUS_BIT_EDC_GFX 12
typedef struct {
uint16_t ClockFrequency[CLOCK_COUNT];
uint16_t AverageGfxclkFrequency;
uint16_t AverageSocclkFrequency;
uint16_t AverageVclkFrequency;
uint16_t AverageFclkFrequency;
uint16_t AverageGfxActivity;
uint16_t AverageUvdActivity;
uint16_t Voltage[2];
uint16_t Current[2];
uint16_t Power[2];
uint16_t FanPwm;
uint16_t CurrentSocketPower;
uint16_t CoreFrequency[8];
uint16_t CorePower[8];
uint16_t CoreTemperature[8];
uint16_t L3Frequency[2];
uint16_t L3Temperature[2];
uint16_t GfxTemperature;
uint16_t SocTemperature;
uint16_t ThrottlerStatus;
uint16_t spare;
uint16_t StapmOriginalLimit;
uint16_t StapmCurrentLimit;
uint16_t ApuPower;
uint16_t dGpuPower;
uint16_t VddTdcValue;
uint16_t SocTdcValue;
uint16_t VddEdcValue;
uint16_t SocEdcValue;
uint16_t reserve[2];
} SmuMetrics_t;
#define WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT 0
#define WORKLOAD_PPLIB_VIDEO_BIT 2
#define WORKLOAD_PPLIB_VR_BIT 3
#define WORKLOAD_PPLIB_COMPUTE_BIT 4
#define WORKLOAD_PPLIB_CUSTOM_BIT 5
#define WORKLOAD_PPLIB_COUNT 6
#define TABLE_BIOS_IF 0 // Called by BIOS
#define TABLE_WATERMARKS 1 // Called by Driver
#define TABLE_CUSTOM_DPM 2 // Called by Driver
#define TABLE_SPARE1 3
#define TABLE_DPMCLOCKS 4 // Called by Driver
#define TABLE_MOMENTARY_PM 5 // Called by Tools
#define TABLE_MODERN_STDBY 6 // Called by Tools for Modern Standby Log
#define TABLE_SMU_METRICS 7 // Called by Driver
#define TABLE_COUNT 8
#endif