/*
 * Copyright (C) 2017  Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included
 * in all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 */
#ifndef _hdp_4_0_SH_MASK_HEADER
#define _hdp_4_0_SH_MASK_HEADER


// addressBlock: hdp_hdpdec
//HDP_MMHUB_TLVL
#define HDP_MMHUB_TLVL__HDP_WR_TLVL__SHIFT	0x0
#define HDP_MMHUB_TLVL__HDP_RD_TLVL__SHIFT	0x4
#define HDP_MMHUB_TLVL__XDP_WR_TLVL__SHIFT	0x8
#define HDP_MMHUB_TLVL__XDP_RD_TLVL__SHIFT	0xc
#define HDP_MMHUB_TLVL__XDP_MBX_WR_TLVL__SHIFT	0x10
#define HDP_MMHUB_TLVL__HDP_WR_TLVL_MASK	0x00000007L
#define HDP_MMHUB_TLVL__HDP_RD_TLVL_MASK	0x00000070L
#define HDP_MMHUB_TLVL__XDP_WR_TLVL_MASK	0x00000700L
#define HDP_MMHUB_TLVL__XDP_RD_TLVL_MASK	0x00007000L
#define HDP_MMHUB_TLVL__XDP_MBX_WR_TLVL_MASK	0x00070000L
//HDP_MMHUB_UNITID
#define HDP_MMHUB_UNITID__HDP_UNITID__SHIFT	0x0
#define HDP_MMHUB_UNITID__XDP_UNITID__SHIFT	0x8
#define HDP_MMHUB_UNITID__XDP_MBX_UNITID__SHIFT	0x10
#define HDP_MMHUB_UNITID__HDP_UNITID_MASK	0x0000003FL
#define HDP_MMHUB_UNITID__XDP_UNITID_MASK	0x00003F00L
#define HDP_MMHUB_UNITID__XDP_MBX_UNITID_MASK	0x003F0000L
//HDP_NONSURFACE_BASE
#define HDP_NONSURFACE_BASE__NONSURF_BASE_39_8__SHIFT	0x0
#define HDP_NONSURFACE_BASE__NONSURF_BASE_39_8_MASK	0xFFFFFFFFL
//HDP_NONSURFACE_INFO
#define HDP_NONSURFACE_INFO__NONSURF_SWAP__SHIFT	0x4
#define HDP_NONSURFACE_INFO__NONSURF_VMID__SHIFT	0x8
#define HDP_NONSURFACE_INFO__NONSURF_SWAP_MASK	0x00000030L
#define HDP_NONSURFACE_INFO__NONSURF_VMID_MASK	0x00000F00L
//HDP_NONSURFACE_BASE_HI
#define HDP_NONSURFACE_BASE_HI__NONSURF_BASE_47_40__SHIFT	0x0
#define HDP_NONSURFACE_BASE_HI__NONSURF_BASE_47_40_MASK	0x000000FFL
//HDP_NONSURF_FLAGS
#define HDP_NONSURF_FLAGS__NONSURF_WRITE_FLAG__SHIFT	0x0
#define HDP_NONSURF_FLAGS__NONSURF_READ_FLAG__SHIFT	0x1
#define HDP_NONSURF_FLAGS__NONSURF_WRITE_FLAG_MASK	0x00000001L
#define HDP_NONSURF_FLAGS__NONSURF_READ_FLAG_MASK	0x00000002L
//HDP_NONSURF_FLAGS_CLR
#define HDP_NONSURF_FLAGS_CLR__NONSURF_WRITE_FLAG_CLR__SHIFT	0x0
#define HDP_NONSURF_FLAGS_CLR__NONSURF_READ_FLAG_CLR__SHIFT	0x1
#define HDP_NONSURF_FLAGS_CLR__NONSURF_WRITE_FLAG_CLR_MASK	0x00000001L
#define HDP_NONSURF_FLAGS_CLR__NONSURF_READ_FLAG_CLR_MASK	0x00000002L
//HDP_HOST_PATH_CNTL
#define HDP_HOST_PATH_CNTL__WR_STALL_TIMER__SHIFT	0x9
#define HDP_HOST_PATH_CNTL__RD_STALL_TIMER__SHIFT	0xb
#define HDP_HOST_PATH_CNTL__WRITE_COMBINE_TIMER_PRELOAD_CFG__SHIFT	0x12
#define HDP_HOST_PATH_CNTL__WRITE_COMBINE_TIMER__SHIFT	0x13
#define HDP_HOST_PATH_CNTL__WRITE_COMBINE_EN__SHIFT	0x15
#define HDP_HOST_PATH_CNTL__WRITE_COMBINE_64B_EN__SHIFT	0x16
#define HDP_HOST_PATH_CNTL__ALL_SURFACES_DIS__SHIFT	0x1d
#define HDP_HOST_PATH_CNTL__WRITE_THROUGH_CACHE_DIS__SHIFT	0x1e
#define HDP_HOST_PATH_CNTL__LIN_RD_CACHE_DIS__SHIFT	0x1f
#define HDP_HOST_PATH_CNTL__WR_STALL_TIMER_MASK	0x00000600L
#define HDP_HOST_PATH_CNTL__RD_STALL_TIMER_MASK	0x00001800L
#define HDP_HOST_PATH_CNTL__WRITE_COMBINE_TIMER_PRELOAD_CFG_MASK	0x00040000L
#define HDP_HOST_PATH_CNTL__WRITE_COMBINE_TIMER_MASK	0x00180000L
#define HDP_HOST_PATH_CNTL__WRITE_COMBINE_EN_MASK	0x00200000L
#define HDP_HOST_PATH_CNTL__WRITE_COMBINE_64B_EN_MASK	0x00400000L
#define HDP_HOST_PATH_CNTL__ALL_SURFACES_DIS_MASK	0x20000000L
#define HDP_HOST_PATH_CNTL__WRITE_THROUGH_CACHE_DIS_MASK	0x40000000L
#define HDP_HOST_PATH_CNTL__LIN_RD_CACHE_DIS_MASK	0x80000000L
//HDP_SW_SEMAPHORE
#define HDP_SW_SEMAPHORE__SW_SEMAPHORE__SHIFT	0x0
#define HDP_SW_SEMAPHORE__SW_SEMAPHORE_MASK	0xFFFFFFFFL
//HDP_DEBUG0
#define HDP_DEBUG0__HDP_DEBUG__SHIFT	0x0
#define HDP_DEBUG0__HDP_DEBUG_MASK	0xFFFFFFFFL
//HDP_LAST_SURFACE_HIT
#define HDP_LAST_SURFACE_HIT__LAST_SURFACE_HIT__SHIFT	0x0
#define HDP_LAST_SURFACE_HIT__LAST_SURFACE_HIT_MASK	0x00000003L
//HDP_READ_CACHE_INVALIDATE
#define HDP_READ_CACHE_INVALIDATE__READ_CACHE_INVALIDATE__SHIFT	0x0
#define HDP_READ_CACHE_INVALIDATE__READ_CACHE_INVALIDATE_MASK	0x00000001L
//HDP_OUTSTANDING_REQ
#define HDP_OUTSTANDING_REQ__WRITE_REQ__SHIFT	0x0
#define HDP_OUTSTANDING_REQ__READ_REQ__SHIFT	0x8
#define HDP_OUTSTANDING_REQ__WRITE_REQ_MASK	0x000000FFL
#define HDP_OUTSTANDING_REQ__READ_REQ_MASK	0x0000FF00L
//HDP_MISC_CNTL
#define HDP_MISC_CNTL__FLUSH_INVALIDATE_CACHE__SHIFT	0x0
#define HDP_MISC_CNTL__IDLE_HYSTERESIS_CNTL__SHIFT	0x2
#define HDP_MISC_CNTL__OUTSTANDING_WRITE_COUNT_1024__SHIFT	0x5
#define HDP_MISC_CNTL__MULTIPLE_READS__SHIFT	0x6
#define HDP_MISC_CNTL__SIMULTANEOUS_READS_WRITES__SHIFT	0xb
#define HDP_MISC_CNTL__READ_BUFFER_WATERMARK__SHIFT 0xe
#define HDP_MISC_CNTL__FED_ENABLE__SHIFT	0x15
#define HDP_MISC_CNTL__SYSHUB_CHANNEL_PRIORITY__SHIFT	0x17
#define HDP_MISC_CNTL__MMHUB_WRBURST_ENABLE__SHIFT	0x18
#define HDP_MISC_CNTL__ALL_FUNCTION_CACHELINE_INVALID__SHIFT	0x19
#define HDP_MISC_CNTL__HDP_MMHUB_PENDING_WR_TAG_CHECK__SHIFT	0x1a
#define HDP_MISC_CNTL__XDP_MMHUB_PENDING_WR_TAG_CHECK__SHIFT	0x1b
#define HDP_MISC_CNTL__VARIABLE_CACHELINE_SIZE__SHIFT	0x1c
#define HDP_MISC_CNTL__ADAPTIVE_CACHELINE_SIZE__SHIFT	0x1d
#define HDP_MISC_CNTL__MMHUB_WRBURST_SIZE__SHIFT	0x1e
#define HDP_MISC_CNTL__FLUSH_INVALIDATE_CACHE_MASK	0x00000001L
#define HDP_MISC_CNTL__IDLE_HYSTERESIS_CNTL_MASK	0x0000000CL
#define HDP_MISC_CNTL__OUTSTANDING_WRITE_COUNT_1024_MASK	0x00000020L
#define HDP_MISC_CNTL__MULTIPLE_READS_MASK	0x00000040L
#define HDP_MISC_CNTL__SIMULTANEOUS_READS_WRITES_MASK	0x00000800L
#define HDP_MISC_CNTL__READ_BUFFER_WATERMARK_MASK       0x0000c000L
#define HDP_MISC_CNTL__FED_ENABLE_MASK	0x00200000L
#define HDP_MISC_CNTL__SYSHUB_CHANNEL_PRIORITY_MASK	0x00800000L
#define HDP_MISC_CNTL__MMHUB_WRBURST_ENABLE_MASK	0x01000000L
#define HDP_MISC_CNTL__ALL_FUNCTION_CACHELINE_INVALID_MASK	0x02000000L
#define HDP_MISC_CNTL__HDP_MMHUB_PENDING_WR_TAG_CHECK_MASK	0x04000000L
#define HDP_MISC_CNTL__XDP_MMHUB_PENDING_WR_TAG_CHECK_MASK	0x08000000L
#define HDP_MISC_CNTL__VARIABLE_CACHELINE_SIZE_MASK	0x10000000L
#define HDP_MISC_CNTL__ADAPTIVE_CACHELINE_SIZE_MASK	0x20000000L
#define HDP_MISC_CNTL__MMHUB_WRBURST_SIZE_MASK	0x40000000L
//HDP_MEM_POWER_LS
#define HDP_MEM_POWER_LS__LS_ENABLE__SHIFT	0x0
#define HDP_MEM_POWER_LS__LS_HOLD__SHIFT	0x7
#define HDP_MEM_POWER_LS__LS_ENABLE_MASK	0x00000001L
#define HDP_MEM_POWER_LS__LS_HOLD_MASK	0x00001F80L
//HDP_MMHUB_CNTL
#define HDP_MMHUB_CNTL__HDP_MMHUB_RO__SHIFT	0x0
#define HDP_MMHUB_CNTL__HDP_MMHUB_GCC__SHIFT	0x1
#define HDP_MMHUB_CNTL__HDP_MMHUB_SNOOP__SHIFT	0x2
#define HDP_MMHUB_CNTL__HDP_MMHUB_RO_MASK	0x00000001L
#define HDP_MMHUB_CNTL__HDP_MMHUB_GCC_MASK	0x00000002L
#define HDP_MMHUB_CNTL__HDP_MMHUB_SNOOP_MASK	0x00000004L
//HDP_EDC_CNT
#define HDP_EDC_CNT__MEM0_SED_COUNT__SHIFT	0x0
#define HDP_EDC_CNT__MEM1_SED_COUNT__SHIFT	0x2
#define HDP_EDC_CNT__MEM0_SED_COUNT_MASK	0x00000003L
#define HDP_EDC_CNT__MEM1_SED_COUNT_MASK	0x0000000CL
//HDP_VERSION
#define HDP_VERSION__MINVER__SHIFT	0x0
#define HDP_VERSION__MAJVER__SHIFT	0x8
#define HDP_VERSION__REV__SHIFT	0x10
#define HDP_VERSION__MINVER_MASK	0x000000FFL
#define HDP_VERSION__MAJVER_MASK	0x0000FF00L
#define HDP_VERSION__REV_MASK	0x00FF0000L
//HDP_CLK_CNTL
#define HDP_CLK_CNTL__REG_CLK_ENABLE_COUNT__SHIFT	0x0
#define HDP_CLK_CNTL__REG_WAKE_DYN_CLK__SHIFT	0x4
#define HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE__SHIFT	0x1c
#define HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE__SHIFT	0x1d
#define HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE__SHIFT	0x1e
#define HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE__SHIFT	0x1f
#define HDP_CLK_CNTL__REG_CLK_ENABLE_COUNT_MASK	0x0000000FL
#define HDP_CLK_CNTL__REG_WAKE_DYN_CLK_MASK	0x00000010L
#define HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK	0x10000000L
#define HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK	0x20000000L
#define HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK	0x40000000L
#define HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK	0x80000000L
//HDP_MEMIO_CNTL
#define HDP_MEMIO_CNTL__MEMIO_SEND__SHIFT	0x0
#define HDP_MEMIO_CNTL__MEMIO_OP__SHIFT	0x1
#define HDP_MEMIO_CNTL__MEMIO_BE__SHIFT	0x2
#define HDP_MEMIO_CNTL__MEMIO_WR_STROBE__SHIFT	0x6
#define HDP_MEMIO_CNTL__MEMIO_RD_STROBE__SHIFT	0x7
#define HDP_MEMIO_CNTL__MEMIO_ADDR_UPPER__SHIFT	0x8
#define HDP_MEMIO_CNTL__MEMIO_CLR_WR_ERROR__SHIFT	0xe
#define HDP_MEMIO_CNTL__MEMIO_CLR_RD_ERROR__SHIFT	0xf
#define HDP_MEMIO_CNTL__MEMIO_VF__SHIFT	0x10
#define HDP_MEMIO_CNTL__MEMIO_VFID__SHIFT	0x11
#define HDP_MEMIO_CNTL__MEMIO_SEND_MASK	0x00000001L
#define HDP_MEMIO_CNTL__MEMIO_OP_MASK	0x00000002L
#define HDP_MEMIO_CNTL__MEMIO_BE_MASK	0x0000003CL
#define HDP_MEMIO_CNTL__MEMIO_WR_STROBE_MASK	0x00000040L
#define HDP_MEMIO_CNTL__MEMIO_RD_STROBE_MASK	0x00000080L
#define HDP_MEMIO_CNTL__MEMIO_ADDR_UPPER_MASK	0x00003F00L
#define HDP_MEMIO_CNTL__MEMIO_CLR_WR_ERROR_MASK	0x00004000L
#define HDP_MEMIO_CNTL__MEMIO_CLR_RD_ERROR_MASK	0x00008000L
#define HDP_MEMIO_CNTL__MEMIO_VF_MASK	0x00010000L
#define HDP_MEMIO_CNTL__MEMIO_VFID_MASK	0x003E0000L
//HDP_MEMIO_ADDR
#define HDP_MEMIO_ADDR__MEMIO_ADDR_LOWER__SHIFT	0x0
#define HDP_MEMIO_ADDR__MEMIO_ADDR_LOWER_MASK	0xFFFFFFFFL
//HDP_MEMIO_STATUS
#define HDP_MEMIO_STATUS__MEMIO_WR_STATUS__SHIFT	0x0
#define HDP_MEMIO_STATUS__MEMIO_RD_STATUS__SHIFT	0x1
#define HDP_MEMIO_STATUS__MEMIO_WR_ERROR__SHIFT	0x2
#define HDP_MEMIO_STATUS__MEMIO_RD_ERROR__SHIFT	0x3
#define HDP_MEMIO_STATUS__MEMIO_WR_STATUS_MASK	0x00000001L
#define HDP_MEMIO_STATUS__MEMIO_RD_STATUS_MASK	0x00000002L
#define HDP_MEMIO_STATUS__MEMIO_WR_ERROR_MASK	0x00000004L
#define HDP_MEMIO_STATUS__MEMIO_RD_ERROR_MASK	0x00000008L
//HDP_MEMIO_WR_DATA
#define HDP_MEMIO_WR_DATA__MEMIO_WR_DATA__SHIFT	0x0
#define HDP_MEMIO_WR_DATA__MEMIO_WR_DATA_MASK	0xFFFFFFFFL
//HDP_MEMIO_RD_DATA
#define HDP_MEMIO_RD_DATA__MEMIO_RD_DATA__SHIFT	0x0
#define HDP_MEMIO_RD_DATA__MEMIO_RD_DATA_MASK	0xFFFFFFFFL
//HDP_XDP_DIRECT2HDP_FIRST
#define HDP_XDP_DIRECT2HDP_FIRST__RESERVED__SHIFT	0x0
#define HDP_XDP_DIRECT2HDP_FIRST__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_FLUSH
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_FLUSH_NUM__SHIFT	0x0
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_MBX_ENC_DATA__SHIFT	0x4
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_MBX_ADDR_SEL__SHIFT	0x8
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_XPB_CLG__SHIFT	0xb
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_SEND_HOST__SHIFT	0x10
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_ALTER_FLUSH_NUM__SHIFT	0x12
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_RSVD_0__SHIFT	0x13
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_RSVD_1__SHIFT	0x14
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_FLUSH_NUM_MASK	0x0000000FL
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_MBX_ENC_DATA_MASK	0x000000F0L
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_MBX_ADDR_SEL_MASK	0x00000700L
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_XPB_CLG_MASK	0x0000F800L
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_SEND_HOST_MASK	0x00010000L
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_ALTER_FLUSH_NUM_MASK	0x00040000L
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_RSVD_0_MASK	0x00080000L
#define HDP_XDP_D2H_FLUSH__D2H_FLUSH_RSVD_1_MASK	0x00100000L
//HDP_XDP_D2H_BAR_UPDATE
#define HDP_XDP_D2H_BAR_UPDATE__D2H_BAR_UPDATE_ADDR__SHIFT	0x0
#define HDP_XDP_D2H_BAR_UPDATE__D2H_BAR_UPDATE_FLUSH_NUM__SHIFT	0x10
#define HDP_XDP_D2H_BAR_UPDATE__D2H_BAR_UPDATE_BAR_NUM__SHIFT	0x14
#define HDP_XDP_D2H_BAR_UPDATE__D2H_BAR_UPDATE_ADDR_MASK	0x0000FFFFL
#define HDP_XDP_D2H_BAR_UPDATE__D2H_BAR_UPDATE_FLUSH_NUM_MASK	0x000F0000L
#define HDP_XDP_D2H_BAR_UPDATE__D2H_BAR_UPDATE_BAR_NUM_MASK	0x00700000L
//HDP_XDP_D2H_RSVD_3
#define HDP_XDP_D2H_RSVD_3__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_3__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_4
#define HDP_XDP_D2H_RSVD_4__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_4__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_5
#define HDP_XDP_D2H_RSVD_5__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_5__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_6
#define HDP_XDP_D2H_RSVD_6__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_6__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_7
#define HDP_XDP_D2H_RSVD_7__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_7__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_8
#define HDP_XDP_D2H_RSVD_8__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_8__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_9
#define HDP_XDP_D2H_RSVD_9__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_9__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_10
#define HDP_XDP_D2H_RSVD_10__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_10__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_11
#define HDP_XDP_D2H_RSVD_11__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_11__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_12
#define HDP_XDP_D2H_RSVD_12__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_12__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_13
#define HDP_XDP_D2H_RSVD_13__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_13__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_14
#define HDP_XDP_D2H_RSVD_14__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_14__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_15
#define HDP_XDP_D2H_RSVD_15__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_15__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_16
#define HDP_XDP_D2H_RSVD_16__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_16__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_17
#define HDP_XDP_D2H_RSVD_17__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_17__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_18
#define HDP_XDP_D2H_RSVD_18__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_18__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_19
#define HDP_XDP_D2H_RSVD_19__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_19__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_20
#define HDP_XDP_D2H_RSVD_20__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_20__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_21
#define HDP_XDP_D2H_RSVD_21__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_21__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_22
#define HDP_XDP_D2H_RSVD_22__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_22__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_23
#define HDP_XDP_D2H_RSVD_23__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_23__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_24
#define HDP_XDP_D2H_RSVD_24__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_24__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_25
#define HDP_XDP_D2H_RSVD_25__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_25__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_26
#define HDP_XDP_D2H_RSVD_26__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_26__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_27
#define HDP_XDP_D2H_RSVD_27__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_27__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_28
#define HDP_XDP_D2H_RSVD_28__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_28__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_29
#define HDP_XDP_D2H_RSVD_29__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_29__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_30
#define HDP_XDP_D2H_RSVD_30__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_30__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_31
#define HDP_XDP_D2H_RSVD_31__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_31__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_32
#define HDP_XDP_D2H_RSVD_32__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_32__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_33
#define HDP_XDP_D2H_RSVD_33__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_33__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_D2H_RSVD_34
#define HDP_XDP_D2H_RSVD_34__RESERVED__SHIFT	0x0
#define HDP_XDP_D2H_RSVD_34__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_DIRECT2HDP_LAST
#define HDP_XDP_DIRECT2HDP_LAST__RESERVED__SHIFT	0x0
#define HDP_XDP_DIRECT2HDP_LAST__RESERVED_MASK	0xFFFFFFFFL
//HDP_XDP_P2P_BAR_CFG
#define HDP_XDP_P2P_BAR_CFG__P2P_BAR_CFG_ADDR_SIZE__SHIFT	0x0
#define HDP_XDP_P2P_BAR_CFG__P2P_BAR_CFG_BAR_FROM__SHIFT	0x4
#define HDP_XDP_P2P_BAR_CFG__P2P_BAR_CFG_ADDR_SIZE_MASK	0x0000000FL
#define HDP_XDP_P2P_BAR_CFG__P2P_BAR_CFG_BAR_FROM_MASK	0x00000030L
//HDP_XDP_P2P_MBX_OFFSET
#define HDP_XDP_P2P_MBX_OFFSET__P2P_MBX_OFFSET__SHIFT	0x0
#define HDP_XDP_P2P_MBX_OFFSET__P2P_MBX_OFFSET_MASK	0x0001FFFFL
//HDP_XDP_P2P_MBX_ADDR0
#define HDP_XDP_P2P_MBX_ADDR0__VALID__SHIFT	0x0
#define HDP_XDP_P2P_MBX_ADDR0__ADDR_35_19__SHIFT	0x3
#define HDP_XDP_P2P_MBX_ADDR0__ADDR_39_36__SHIFT	0x14
#define HDP_XDP_P2P_MBX_ADDR0__ADDR_47_40__SHIFT	0x18
#define HDP_XDP_P2P_MBX_ADDR0__VALID_MASK	0x00000001L
#define HDP_XDP_P2P_MBX_ADDR0__ADDR_35_19_MASK	0x000FFFF8L
#define HDP_XDP_P2P_MBX_ADDR0__ADDR_39_36_MASK	0x00F00000L
#define HDP_XDP_P2P_MBX_ADDR0__ADDR_47_40_MASK	0xFF000000L
//HDP_XDP_P2P_MBX_ADDR1
#define HDP_XDP_P2P_MBX_ADDR1__VALID__SHIFT	0x0
#define HDP_XDP_P2P_MBX_ADDR1__ADDR_35_19__SHIFT	0x3
#define HDP_XDP_P2P_MBX_ADDR1__ADDR_39_36__SHIFT	0x14
#define HDP_XDP_P2P_MBX_ADDR1__ADDR_47_40__SHIFT	0x18
#define HDP_XDP_P2P_MBX_ADDR1__VALID_MASK	0x00000001L
#define HDP_XDP_P2P_MBX_ADDR1__ADDR_35_19_MASK	0x000FFFF8L
#define HDP_XDP_P2P_MBX_ADDR1__ADDR_39_36_MASK	0x00F00000L
#define HDP_XDP_P2P_MBX_ADDR1__ADDR_47_40_MASK	0xFF000000L
//HDP_XDP_P2P_MBX_ADDR2
#define HDP_XDP_P2P_MBX_ADDR2__VALID__SHIFT	0x0
#define HDP_XDP_P2P_MBX_ADDR2__ADDR_35_19__SHIFT	0x3
#define HDP_XDP_P2P_MBX_ADDR2__ADDR_39_36__SHIFT	0x14
#define HDP_XDP_P2P_MBX_ADDR2__ADDR_47_40__SHIFT	0x18
#define HDP_XDP_P2P_MBX_ADDR2__VALID_MASK	0x00000001L
#define HDP_XDP_P2P_MBX_ADDR2__ADDR_35_19_MASK	0x000FFFF8L
#define HDP_XDP_P2P_MBX_ADDR2__ADDR_39_36_MASK	0x00F00000L
#define HDP_XDP_P2P_MBX_ADDR2__ADDR_47_40_MASK	0xFF000000L
//HDP_XDP_P2P_MBX_ADDR3
#define HDP_XDP_P2P_MBX_ADDR3__VALID__SHIFT	0x0
#define HDP_XDP_P2P_MBX_ADDR3__ADDR_35_19__SHIFT	0x3
#define HDP_XDP_P2P_MBX_ADDR3__ADDR_39_36__SHIFT	0x14
#define HDP_XDP_P2P_MBX_ADDR3__ADDR_47_40__SHIFT	0x18
#define HDP_XDP_P2P_MBX_ADDR3__VALID_MASK	0x00000001L
#define HDP_XDP_P2P_MBX_ADDR3__ADDR_35_19_MASK	0x000FFFF8L
#define HDP_XDP_P2P_MBX_ADDR3__ADDR_39_36_MASK	0x00F00000L
#define HDP_XDP_P2P_MBX_ADDR3__ADDR_47_40_MASK	0xFF000000L
//HDP_XDP_P2P_MBX_ADDR4
#define HDP_XDP_P2P_MBX_ADDR4__VALID__SHIFT	0x0
#define HDP_XDP_P2P_MBX_ADDR4__ADDR_35_19__SHIFT	0x3
#define HDP_XDP_P2P_MBX_ADDR4__ADDR_39_36__SHIFT	0x14
#define HDP_XDP_P2P_MBX_ADDR4__ADDR_47_40__SHIFT	0x18
#define HDP_XDP_P2P_MBX_ADDR4__VALID_MASK	0x00000001L
#define HDP_XDP_P2P_MBX_ADDR4__ADDR_35_19_MASK	0x000FFFF8L
#define HDP_XDP_P2P_MBX_ADDR4__ADDR_39_36_MASK	0x00F00000L
#define HDP_XDP_P2P_MBX_ADDR4__ADDR_47_40_MASK	0xFF000000L
//HDP_XDP_P2P_MBX_ADDR5
#define HDP_XDP_P2P_MBX_ADDR5__VALID__SHIFT	0x0
#define HDP_XDP_P2P_MBX_ADDR5__ADDR_35_19__SHIFT	0x3
#define HDP_XDP_P2P_MBX_ADDR5__ADDR_39_36__SHIFT	0x14
#define HDP_XDP_P2P_MBX_ADDR5__ADDR_47_40__SHIFT	0x18
#define HDP_XDP_P2P_MBX_ADDR5__VALID_MASK	0x00000001L
#define HDP_XDP_P2P_MBX_ADDR5__ADDR_35_19_MASK	0x000FFFF8L
#define HDP_XDP_P2P_MBX_ADDR5__ADDR_39_36_MASK	0x00F00000L
#define HDP_XDP_P2P_MBX_ADDR5__ADDR_47_40_MASK	0xFF000000L
//HDP_XDP_P2P_MBX_ADDR6
#define HDP_XDP_P2P_MBX_ADDR6__VALID__SHIFT	0x0
#define HDP_XDP_P2P_MBX_ADDR6__ADDR_35_19__SHIFT	0x3
#define HDP_XDP_P2P_MBX_ADDR6__ADDR_39_36__SHIFT	0x14
#define HDP_XDP_P2P_MBX_ADDR6__ADDR_47_40__SHIFT	0x18
#define HDP_XDP_P2P_MBX_ADDR6__VALID_MASK	0x00000001L
#define HDP_XDP_P2P_MBX_ADDR6__ADDR_35_19_MASK	0x000FFFF8L
#define HDP_XDP_P2P_MBX_ADDR6__ADDR_39_36_MASK	0x00F00000L
#define HDP_XDP_P2P_MBX_ADDR6__ADDR_47_40_MASK	0xFF000000L
//HDP_XDP_HDP_MBX_MC_CFG
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_QOS__SHIFT	0x0
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_SWAP__SHIFT	0x4
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_VMID__SHIFT	0x8
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_RO__SHIFT	0xc
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_GCC__SHIFT	0xd
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_SNOOP__SHIFT	0xe
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_QOS_MASK	0x0000000FL
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_SWAP_MASK	0x00000030L
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_VMID_MASK	0x00000F00L
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_RO_MASK	0x00001000L
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_GCC_MASK	0x00002000L
#define HDP_XDP_HDP_MBX_MC_CFG__HDP_MBX_MC_CFG_TAP_WRREQ_SNOOP_MASK	0x00004000L
//HDP_XDP_HDP_MC_CFG
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_SNOOP__SHIFT	0x3
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_SWAP__SHIFT	0x4
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_VMID__SHIFT	0x8
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_RO__SHIFT	0xc
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_GCC__SHIFT	0xd
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_XDP_HIGHER_PRI_THRESH__SHIFT	0xe
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_SNOOP_MASK	0x00000008L
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_SWAP_MASK	0x00000030L
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_VMID_MASK	0x00000F00L
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_RO_MASK	0x00001000L
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_HST_TAP_REQ_GCC_MASK	0x00002000L
#define HDP_XDP_HDP_MC_CFG__HDP_MC_CFG_XDP_HIGHER_PRI_THRESH_MASK	0x000FC000L
//HDP_XDP_HST_CFG
#define HDP_XDP_HST_CFG__HST_CFG_WR_COMBINE_EN__SHIFT	0x0
#define HDP_XDP_HST_CFG__HST_CFG_WR_COMBINE_TIMER__SHIFT	0x1
#define HDP_XDP_HST_CFG__HST_CFG_WR_BURST_EN__SHIFT	0x3
#define HDP_XDP_HST_CFG__HST_CFG_WR_COMBINE_64B_EN__SHIFT	0x4
#define HDP_XDP_HST_CFG__HST_CFG_WR_COMBINE_TIMER_PRELOAD_CFG__SHIFT	0x5
#define HDP_XDP_HST_CFG__HST_CFG_WR_COMBINE_EN_MASK	0x00000001L
#define HDP_XDP_HST_CFG__HST_CFG_WR_COMBINE_TIMER_MASK	0x00000006L
#define HDP_XDP_HST_CFG__HST_CFG_WR_BURST_EN_MASK	0x00000008L
#define HDP_XDP_HST_CFG__HST_CFG_WR_COMBINE_64B_EN_MASK	0x00000010L
#define HDP_XDP_HST_CFG__HST_CFG_WR_COMBINE_TIMER_PRELOAD_CFG_MASK	0x00000020L
//HDP_XDP_HDP_IPH_CFG
#define HDP_XDP_HDP_IPH_CFG__HDP_IPH_CFG_SYS_FIFO_DEPTH_OVERRIDE__SHIFT	0x0
#define HDP_XDP_HDP_IPH_CFG__HDP_IPH_CFG_XDP_FIFO_DEPTH_OVERRIDE__SHIFT	0x6
#define HDP_XDP_HDP_IPH_CFG__HDP_IPH_CFG_INVERSE_PEER_TAG_MATCHING__SHIFT	0xc
#define HDP_XDP_HDP_IPH_CFG__HDP_IPH_CFG_P2P_RD_EN__SHIFT	0xd
#define HDP_XDP_HDP_IPH_CFG__HDP_IPH_CFG_SYS_FIFO_DEPTH_OVERRIDE_MASK	0x0000003FL
#define HDP_XDP_HDP_IPH_CFG__HDP_IPH_CFG_XDP_FIFO_DEPTH_OVERRIDE_MASK	0x00000FC0L
#define HDP_XDP_HDP_IPH_CFG__HDP_IPH_CFG_INVERSE_PEER_TAG_MATCHING_MASK	0x00001000L
#define HDP_XDP_HDP_IPH_CFG__HDP_IPH_CFG_P2P_RD_EN_MASK	0x00002000L
//HDP_XDP_P2P_BAR0
#define HDP_XDP_P2P_BAR0__ADDR__SHIFT	0x0
#define HDP_XDP_P2P_BAR0__FLUSH__SHIFT	0x10
#define HDP_XDP_P2P_BAR0__VALID__SHIFT	0x14
#define HDP_XDP_P2P_BAR0__ADDR_MASK	0x0000FFFFL
#define HDP_XDP_P2P_BAR0__FLUSH_MASK	0x000F0000L
#define HDP_XDP_P2P_BAR0__VALID_MASK	0x00100000L
//HDP_XDP_P2P_BAR1
#define HDP_XDP_P2P_BAR1__ADDR__SHIFT	0x0
#define HDP_XDP_P2P_BAR1__FLUSH__SHIFT	0x10
#define HDP_XDP_P2P_BAR1__VALID__SHIFT	0x14
#define HDP_XDP_P2P_BAR1__ADDR_MASK	0x0000FFFFL
#define HDP_XDP_P2P_BAR1__FLUSH_MASK	0x000F0000L
#define HDP_XDP_P2P_BAR1__VALID_MASK	0x00100000L
//HDP_XDP_P2P_BAR2
#define HDP_XDP_P2P_BAR2__ADDR__SHIFT	0x0
#define HDP_XDP_P2P_BAR2__FLUSH__SHIFT	0x10
#define HDP_XDP_P2P_BAR2__VALID__SHIFT	0x14
#define HDP_XDP_P2P_BAR2__ADDR_MASK	0x0000FFFFL
#define HDP_XDP_P2P_BAR2__FLUSH_MASK	0x000F0000L
#define HDP_XDP_P2P_BAR2__VALID_MASK	0x00100000L
//HDP_XDP_P2P_BAR3
#define HDP_XDP_P2P_BAR3__ADDR__SHIFT	0x0
#define HDP_XDP_P2P_BAR3__FLUSH__SHIFT	0x10
#define HDP_XDP_P2P_BAR3__VALID__SHIFT	0x14
#define HDP_XDP_P2P_BAR3__ADDR_MASK	0x0000FFFFL
#define HDP_XDP_P2P_BAR3__FLUSH_MASK	0x000F0000L
#define HDP_XDP_P2P_BAR3__VALID_MASK	0x00100000L
//HDP_XDP_P2P_BAR4
#define HDP_XDP_P2P_BAR4__ADDR__SHIFT	0x0
#define HDP_XDP_P2P_BAR4__FLUSH__SHIFT	0x10
#define HDP_XDP_P2P_BAR4__VALID__SHIFT	0x14
#define HDP_XDP_P2P_BAR4__ADDR_MASK	0x0000FFFFL
#define HDP_XDP_P2P_BAR4__FLUSH_MASK	0x000F0000L
#define HDP_XDP_P2P_BAR4__VALID_MASK	0x00100000L
//HDP_XDP_P2P_BAR5
#define HDP_XDP_P2P_BAR5__ADDR__SHIFT	0x0
#define HDP_XDP_P2P_BAR5__FLUSH__SHIFT	0x10
#define HDP_XDP_P2P_BAR5__VALID__SHIFT	0x14
#define HDP_XDP_P2P_BAR5__ADDR_MASK	0x0000FFFFL
#define HDP_XDP_P2P_BAR5__FLUSH_MASK	0x000F0000L
#define HDP_XDP_P2P_BAR5__VALID_MASK	0x00100000L
//HDP_XDP_P2P_BAR6
#define HDP_XDP_P2P_BAR6__ADDR__SHIFT	0x0
#define HDP_XDP_P2P_BAR6__FLUSH__SHIFT	0x10
#define HDP_XDP_P2P_BAR6__VALID__SHIFT	0x14
#define HDP_XDP_P2P_BAR6__ADDR_MASK	0x0000FFFFL
#define HDP_XDP_P2P_BAR6__FLUSH_MASK	0x000F0000L
#define HDP_XDP_P2P_BAR6__VALID_MASK	0x00100000L
//HDP_XDP_P2P_BAR7
#define HDP_XDP_P2P_BAR7__ADDR__SHIFT	0x0
#define HDP_XDP_P2P_BAR7__FLUSH__SHIFT	0x10
#define HDP_XDP_P2P_BAR7__VALID__SHIFT	0x14
#define HDP_XDP_P2P_BAR7__ADDR_MASK	0x0000FFFFL
#define HDP_XDP_P2P_BAR7__FLUSH_MASK	0x000F0000L
#define HDP_XDP_P2P_BAR7__VALID_MASK	0x00100000L
//HDP_XDP_FLUSH_ARMED_STS
#define HDP_XDP_FLUSH_ARMED_STS__FLUSH_ARMED_STS__SHIFT	0x0
#define HDP_XDP_FLUSH_ARMED_STS__FLUSH_ARMED_STS_MASK	0xFFFFFFFFL
//HDP_XDP_FLUSH_CNTR0_STS
#define HDP_XDP_FLUSH_CNTR0_STS__FLUSH_CNTR0_STS__SHIFT	0x0
#define HDP_XDP_FLUSH_CNTR0_STS__FLUSH_CNTR0_STS_MASK	0x03FFFFFFL
//HDP_XDP_BUSY_STS
#define HDP_XDP_BUSY_STS__BUSY_BITS__SHIFT	0x0
#define HDP_XDP_BUSY_STS__BUSY_BITS_MASK	0x0003FFFFL
//HDP_XDP_STICKY
#define HDP_XDP_STICKY__STICKY_STS__SHIFT	0x0
#define HDP_XDP_STICKY__STICKY_W1C__SHIFT	0x10
#define HDP_XDP_STICKY__STICKY_STS_MASK	0x0000FFFFL
#define HDP_XDP_STICKY__STICKY_W1C_MASK	0xFFFF0000L
//HDP_XDP_CHKN
#define HDP_XDP_CHKN__CHKN_0_RSVD__SHIFT	0x0
#define HDP_XDP_CHKN__CHKN_1_RSVD__SHIFT	0x8
#define HDP_XDP_CHKN__CHKN_2_RSVD__SHIFT	0x10
#define HDP_XDP_CHKN__CHKN_3_RSVD__SHIFT	0x18
#define HDP_XDP_CHKN__CHKN_0_RSVD_MASK	0x000000FFL
#define HDP_XDP_CHKN__CHKN_1_RSVD_MASK	0x0000FF00L
#define HDP_XDP_CHKN__CHKN_2_RSVD_MASK	0x00FF0000L
#define HDP_XDP_CHKN__CHKN_3_RSVD_MASK	0xFF000000L
//HDP_XDP_BARS_ADDR_39_36
#define HDP_XDP_BARS_ADDR_39_36__BAR0_ADDR_39_36__SHIFT	0x0
#define HDP_XDP_BARS_ADDR_39_36__BAR1_ADDR_39_36__SHIFT	0x4
#define HDP_XDP_BARS_ADDR_39_36__BAR2_ADDR_39_36__SHIFT	0x8
#define HDP_XDP_BARS_ADDR_39_36__BAR3_ADDR_39_36__SHIFT	0xc
#define HDP_XDP_BARS_ADDR_39_36__BAR4_ADDR_39_36__SHIFT	0x10
#define HDP_XDP_BARS_ADDR_39_36__BAR5_ADDR_39_36__SHIFT	0x14
#define HDP_XDP_BARS_ADDR_39_36__BAR6_ADDR_39_36__SHIFT	0x18
#define HDP_XDP_BARS_ADDR_39_36__BAR7_ADDR_39_36__SHIFT	0x1c
#define HDP_XDP_BARS_ADDR_39_36__BAR0_ADDR_39_36_MASK	0x0000000FL
#define HDP_XDP_BARS_ADDR_39_36__BAR1_ADDR_39_36_MASK	0x000000F0L
#define HDP_XDP_BARS_ADDR_39_36__BAR2_ADDR_39_36_MASK	0x00000F00L
#define HDP_XDP_BARS_ADDR_39_36__BAR3_ADDR_39_36_MASK	0x0000F000L
#define HDP_XDP_BARS_ADDR_39_36__BAR4_ADDR_39_36_MASK	0x000F0000L
#define HDP_XDP_BARS_ADDR_39_36__BAR5_ADDR_39_36_MASK	0x00F00000L
#define HDP_XDP_BARS_ADDR_39_36__BAR6_ADDR_39_36_MASK	0x0F000000L
#define HDP_XDP_BARS_ADDR_39_36__BAR7_ADDR_39_36_MASK	0xF0000000L
//HDP_XDP_MC_VM_FB_LOCATION_BASE
#define HDP_XDP_MC_VM_FB_LOCATION_BASE__FB_BASE__SHIFT	0x0
#define HDP_XDP_MC_VM_FB_LOCATION_BASE__FB_BASE_MASK	0x03FFFFFFL
//HDP_XDP_GPU_IOV_VIOLATION_LOG
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS__SHIFT	0x0
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS__SHIFT	0x1
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__ADDRESS__SHIFT	0x2
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__OPCODE__SHIFT	0x12
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__VF__SHIFT	0x13
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__VFID__SHIFT	0x14
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__INITIATOR_ID__SHIFT	0x18
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS_MASK	0x00000001L
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS_MASK	0x00000002L
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__ADDRESS_MASK	0x0003FFFCL
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__OPCODE_MASK	0x00040000L
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__VF_MASK	0x00080000L
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__VFID_MASK	0x00F00000L
#define HDP_XDP_GPU_IOV_VIOLATION_LOG__INITIATOR_ID_MASK	0xFF000000L
//HDP_XDP_MMHUB_ERROR
#define HDP_XDP_MMHUB_ERROR__HDP_BRESP_01__SHIFT	0x1
#define HDP_XDP_MMHUB_ERROR__HDP_BRESP_10__SHIFT	0x2
#define HDP_XDP_MMHUB_ERROR__HDP_BRESP_11__SHIFT	0x3
#define HDP_XDP_MMHUB_ERROR__HDP_BUSER_NACK_01__SHIFT	0x5
#define HDP_XDP_MMHUB_ERROR__HDP_BUSER_NACK_10__SHIFT	0x6
#define HDP_XDP_MMHUB_ERROR__HDP_BUSER_NACK_11__SHIFT	0x7
#define HDP_XDP_MMHUB_ERROR__HDP_RRESP_01__SHIFT	0x9
#define HDP_XDP_MMHUB_ERROR__HDP_RRESP_10__SHIFT	0xa
#define HDP_XDP_MMHUB_ERROR__HDP_RRESP_11__SHIFT	0xb
#define HDP_XDP_MMHUB_ERROR__HDP_RUSER_NACK_01__SHIFT	0xd
#define HDP_XDP_MMHUB_ERROR__HDP_RUSER_NACK_10__SHIFT	0xe
#define HDP_XDP_MMHUB_ERROR__HDP_RUSER_NACK_11__SHIFT	0xf
#define HDP_XDP_MMHUB_ERROR__XDP_BRESP_01__SHIFT	0x11
#define HDP_XDP_MMHUB_ERROR__XDP_BRESP_10__SHIFT	0x12
#define HDP_XDP_MMHUB_ERROR__XDP_BRESP_11__SHIFT	0x13
#define HDP_XDP_MMHUB_ERROR__XDP_BUSER_NACK_01__SHIFT	0x15
#define HDP_XDP_MMHUB_ERROR__XDP_BUSER_NACK_10__SHIFT	0x16
#define HDP_XDP_MMHUB_ERROR__XDP_BUSER_NACK_11__SHIFT	0x17
#define HDP_XDP_MMHUB_ERROR__HDP_BRESP_01_MASK	0x00000002L
#define HDP_XDP_MMHUB_ERROR__HDP_BRESP_10_MASK	0x00000004L
#define HDP_XDP_MMHUB_ERROR__HDP_BRESP_11_MASK	0x00000008L
#define HDP_XDP_MMHUB_ERROR__HDP_BUSER_NACK_01_MASK	0x00000020L
#define HDP_XDP_MMHUB_ERROR__HDP_BUSER_NACK_10_MASK	0x00000040L
#define HDP_XDP_MMHUB_ERROR__HDP_BUSER_NACK_11_MASK	0x00000080L
#define HDP_XDP_MMHUB_ERROR__HDP_RRESP_01_MASK	0x00000200L
#define HDP_XDP_MMHUB_ERROR__HDP_RRESP_10_MASK	0x00000400L
#define HDP_XDP_MMHUB_ERROR__HDP_RRESP_11_MASK	0x00000800L
#define HDP_XDP_MMHUB_ERROR__HDP_RUSER_NACK_01_MASK	0x00002000L
#define HDP_XDP_MMHUB_ERROR__HDP_RUSER_NACK_10_MASK	0x00004000L
#define HDP_XDP_MMHUB_ERROR__HDP_RUSER_NACK_11_MASK	0x00008000L
#define HDP_XDP_MMHUB_ERROR__XDP_BRESP_01_MASK	0x00020000L
#define HDP_XDP_MMHUB_ERROR__XDP_BRESP_10_MASK	0x00040000L
#define HDP_XDP_MMHUB_ERROR__XDP_BRESP_11_MASK	0x00080000L
#define HDP_XDP_MMHUB_ERROR__XDP_BUSER_NACK_01_MASK	0x00200000L
#define HDP_XDP_MMHUB_ERROR__XDP_BUSER_NACK_10_MASK	0x00400000L
#define HDP_XDP_MMHUB_ERROR__XDP_BUSER_NACK_11_MASK	0x00800000L

#endif